(1) 11b 60MHz pipelined ADC with inverter-based class AB amplifier in 28nm CMOS, technology,IEICE Electronics Express, 2018, 第 2 作者
(2) 采用环形运放的12-bit 40-MS/s采用保持电路设计实现, 电子学报, 2017, 第 2 作者
(3) 应用于ETCS超低功耗唤醒接收机设计, 微电子学与计算机, 2017, 第 2 作者
(4) 基于SOI-0.18 μm高PAE CMOS Class-E功率放大器, 微电子学与计算机, 2017, 第 2 作者
(5) 应用于射频收发机的低功耗频率综合器, 微电子学, 2012, 第 2 作者
(6) 一种基于新型电容阵列的数控晶体振荡器, 微电子学, 2011, 第 2 作者
(7) A fractional spur suppression technique in the fractional-N frequency synthesizer, Analog Integrated Circuits and Signal Processing, 2010, 第 1 作者
(8) A process-insensitive thermal protection Circuit, Journal of Semiconductors,, Journal of Semiconductors, 2010, 第 3 作者
(9) A wideband frequency synthesizer for a receiver application at multiple frequencies, Journal of Semiconductors, 2010, 第 2 作者
(10) A 1.8-2.6 GHz CMOS VCO with switched capacitor array and switched inductor array, Journal of Semiconductors, 2010, 第 2 作者
(11) A 1.8-2.6 GHz CMOS VCO with switched capacitor array and switched inductor array, Journal of Semiconductors, 2010, 第 2 作者
(12) Behavioral modeling and simulation of fractional-N frequency synthesizer, Analog Integrated Circuits and Signal Processing, 2009, 第 1 作者
(13) System design consideration of highly-integrated ΣΔ fractional-n frequency synthesizer, Journal of Circuits, Systems, and Computers, 2008, 第 1 作者
(14) Phase self-calibrated scheme for zero-IF receiver, Analog Integrated Circuits and Signal Processing, 2007, 第 1 作者
(15) An improved charge-averaging charge-pump scheme, ,Analog Integrated Circuits and Signal Processing, 2007, 第 1 作者
(16) A dual-slope PFD/CP frequency synthesizer architecture with adaptive self-tuning algorithm, IEEE integrated Symposium on Circuit and Systems, 2007, 第 1 作者
发表著作
( 1 ) 基于标准CMOS工艺的低功耗射频电路设计, Low Power RF Circuit Design in Standard CMOS Technology, 国防科技出版社, 2013-12, 第 1 作者